# Implementation of a Dual-Mode SDR Smart Antenna Base Station Supporting WiBro and TDD HSDPA

Jongeun Kim, Sukhwan Mun, Taeyeol Oh, Yusuk Yun, Seungwon Choi<sup>1</sup> HY-SDR Research Center, Hanyang University, Seoul, Korea E-mail: jekim,shmun,tyoh,yusukyun,choi@dsplab.hanyang.ac.kr

# ABSTRACT

In this paper, we describe the implementation and performance of a dual-mode Software Define Radio (SDR) smart antenna base station system. SDR technology enables a communication system to be reconfigured through software downloads to the flexible hardware platform that is implemented using programmable devices such as Digital Signal Processors (DSPs), Field Programmable Gate Arrays (FPGAs), and microprocessors. The presented base station channel card comprises the physical layer (PHY) including the baseband modem as well as the beamforming module. This channel card is designed to support TDD High-Speed Downlink Packet Access (HSDPA) as well as Wireless Broadband Portable Internet (WiBro) utilizing the SDR technology. We first describe the operations and functions required in WiBro and TDD HSDPA. Then, we explain the channel card design procedure and hardware implementation. Finally, we evaluate WiBro and TDD HSDPA performance by simulation and actual channelcard-based processing. Our smart antenna base-station dualmode channel card shows flexibility and tremendous performance gains in terms of communication capacity and cell coverage.

# **1. INTRODUCTION**

Software defined radio (SDR) technology enables communication system reconfigurability without hardware changes, simply by downloading software to a programmable hardware platform implemented using programmable devices such as digital signal processors (DSPs), Field Programmable Gate Arrays (FPGAs), and microprocessors. Smart antenna technology improves the communication system performance by reducing the degrading effects of interference and noise. Smart antenna benefits can be obtained by adaptive beamforming on the desired signal direction. This paper presents a reference design of the hardware platform and design example of multi-mode smart antenna channel card comprising the modem and demodulation part of SDR smart antenna base station. This paper proposes the channel card for WiBro (Wireless Broadband Portable Internet) and TDD HSDPA (High Speed Downlink Packet Access) including beamforming functionality.

In Section 2, we overview the frame structure, functions, and block diagrams required by WiBro and TDD HSDPA, respectively. Section 3 represents the reference design architecture of the proposed channel card for WiBro and TDD HSDPA. In Section 4 we compare the performance of our channel card in various operational environments for computer simulations and actual channel-card-based processing.

#### 2. WAVEFORM ANALYSIS

#### 2.1. WiBro

WiBro is a technology for portable internet service which is allocated 10 MHz bandwidth at 2.3 GHz center frequency. WiBro is based on OFDMA and TDD scheme and provides a transfer rate of maximum 10 Mbps for terminals moving at speeds of up to 60 km/h. The WiBro frame duration is 5 ms. Each frame begins with a preamble followed by a downlink transmission period and an uplink transmission period. Between the downlink and uplink transmission, a transmit transition gap (TTG) is inserted, whereas between the uplink and downlink a receive transition gap (RTG) is inserted as shown in Fig. 1.

The WiBro transmitter performs information randomization, encoding, and interleaving. These are followed by modulation to generate the data subcarriers. Then, the data and pilot subcarriers are arranged in a predefined pattern. After the IFFT operation, the signal is transmitted. The receiving process is the reciprocal of the transmission process, including the FFT, channel estimation using pilot subcarriers, demodulation of data subcarriers and symbol processing (e.g., deinterleaving, derandomization

<sup>&</sup>lt;sup>1</sup> S. Choi is with the School of Electrical and Computer Engineering, Hanyang University, Seoul 133-791, Korea.

and decoding). Fig. 2 shows the WiBro transmitter and receiver block diagram.



Fig. 1: WiBro frame structure



Fig. 2: WiBro block diagram

# 2.2. TDD HSDPA

The demand for high-speed packet data service increases rapidly. TDD HSDPA enables higher data rates in wireless communication. Specifically, this technology provides efficient downlink transmission at higher speed for multimedia service. TDD HSDPA can share the frequency bandwidth with the existing narrowband WCDMA system using 1.28 Mcps chip rate.

The TDD HSDPA frame for narrowband WCDMA has 10 ms duration, divided into two 5 ms subframes. Each subframe consists of 7 time slots. Between the first downlink and the second uplink time slots a downlink pilot, guard period, and uplink pilot are inserted. Each time slot has two 352-chip data fields, a 144-chip midamble for channel estimation, followed by guard period as shown in Fig. 3.

The TDD HSDPA uplink received signals are decomposed into several physical channels using OVSF,

demodulated and detected using estimated channel information obtained at midamble duration, then passed through symbol processing block as shown in Fig. 4.



Fig. 3: Frame and time slot structure of TDD HSDPA



Fig. 4: Block diagram of TDD HSDPA

# 3. IMPLEMENTATION OF SMART ANTENNA CHANNEL CARD

#### 3.1. Architecture of Channel Card

The proposed smart antenna channel card, described by Fig. 5 and Fig. 6, is implemented using several programmable devices for baseband signal processing: 8 DSPs, 2 FPGAs, and a microprocessor, as well as general-purpose interfaces such as LVDS and Ethernet for data exchange with external cards. To support the multimode and SDR concepts, the programmable devices are inter-connected with general interfaces and symmetric topology. Furthermore, device clock signals are available either from an external clock source or controlled by internal clock source and FPGA.

The proposed channel card is thus a flexible hardware platform, reconfigurable through software download for multiple modes.



Fig. 5: Block diagram of proposed smart antenna channel card



Fig. 6: Photograph of proposed smart antenna channel card

#### 3.2. Functional Blocks and Signal Flows

In this Section we present the arrangements of signal flows and functional blocks for each device on the proposed smart antenna channel card supporting WiBro and TDD HSDPA.

### 3.2.1. WiBro Implementation

Fig. 7 shows an example of allocating the functional blocks to the DSPs, FPGAs, and micro-processor. The signal flows for the WiBro mode consists of 3 divisions, described next.



Fig. 7: Functional blocks and signal flows for WiBro mode

First, the flow of a beamforming weight signal begins with an external beamformer card. From this the beamforming weights are transferred through the LVDS interface and stored in FPGA\_2.

Then, the flow is for a transmit signal. The data which is generated by the 8280 module that supports MAC is encoded in DSP\_2, multiplied with beamforming weights in FPGA\_2, and transferred to DSP\_1 for IFFT operation. Then the transmit signal passes through FPGA\_2 and FPGA\_1, and goes to the external card through the LVDS interface. A personal computer is connected with the channel card for performance analysis.

Finally, the flow of received signal begins with FPGA\_1. The signal is transferred to FPGA\_2 through FPGA\_1, and DSP\_8 performs an initial synchronization. At the same time FFT operation is performed in DSP\_7. After FFT the signals are weighted by beamforming weights in FPGA\_2, and then demodulated and decoded in DSP\_8. The decoded data is transferred to the 8280 module. DSPs unused in the WiBro mode could aid computational load balancing or monitoring.

#### 3.2.2. TDD HSDPA Implementation

For TDD HSDPA, Fig. 8 shows an example of functional mapping for each device. As in the WiBro mode, there are 3 main signal flows, described next.

First, the beamforming weight signal flows as in WiBro.

Then, for the flow of transmit signal DSP\_1 encodes the signals received from the 8280 module, and DSP\_2 modulates the encoded data. Modulated data is multiplied with the beamforming weights in FPGA\_2 and then converted to LVDS format in FPGA\_1 for transfer to the external card.

Finally, FPGA 1 receives the baseband signal from the external card through LVDS interface. The baseband signals flow to FPGA 2 for a search operation, and then to DSP 7 for channel estimation. In addition, the signals from each antenna array element are combined with the beamforming weights, and then demodulated and detected using DSP 6. DSP 4 decodes the data and transfers it to the 8280 module. ending the flow for the received signals.



Fig. 8: Functional blocks and signal flows for TDD HSDPA mode

# **4. PERFORMANCE EVALUATION**

For a performance analysis we first download software for WiBro or TDD HSDPA mode to the channel card and generate received signals using the computer. The simulated received signal is obtained by passing random transmit signals with the format of the selected mode through a channel model. The result is then passed to the channel card, which performs the mode-specific operations defined by the downloaded software.

### 4.1. WiBro

Fig. 9 illustrates the bit error rate (BER) obtained through computer simulations and channel card processing. In the figure legend "float\_" identifies computer simulation results. The remaining plots show results obtained using the channel card. In addition, "sas\_" stands for smart antenna with 6 antenna elements, "ideal" stands for perfect channel knowlege, and "ce\_LI" or "LI" stand for least-squares channel estimation with linear interpolation using the pilot subcarriers. Fig. 9 indicates close agreement between simulation and channel-card-based processing results. The performance degradation due to the channel estimation is about 2.5 dB vs. ideal channel knowledge. The figure also indicates a 6 dB gain with smart antenna.



Fig. 9: Performance of WiBro in AWGN channel

# 4.2. TDD HSDPA

Fig. 10 depicts the performance for a single antenna system with joint detection and a smart antenna system with 6 antenna elements in TDD HSDPA mode. In the figure K represents the number of users. Note that the smart antenna system yields a 6 dB gain compared to the single antenna system in AWGN channel.



Fig. 10: Performance of TDD HSDPA in AWGN channel

AWGN K=1.2

### **5. CONCLUSION**

This paper presents the design and performance of a new multimode channel card for SDR smart antenna base-station. We overview the transmitter and receiver block diagrams for WiBro and TDD HSDPA, and show the reference design of hardware platform for the multi-mode channel card. The proposed channel card – implemented using 8 DSPs, 2 FPGAs, and one microprocessor – supports the functional blocks required by WiBro and TDD HSDPA, including beamforming functionality. We describe an example design and the associated signal flows and functional block allocation. Finally, we analyze the performance of the proposed channel card in WiBro and TDD HSDPA mode. We determine significant performance gains from a smart antenna system.

#### ACKNOWLEDGMENT

This work was supported by the HY-SDR Research Center, Hanyang University, Seoul, Korea, under the ITRC program of MIC, Korea.

#### REFERENCES

- [1] IEEE, "IEEE Std. 802.16", IEEE, 2004.
- [2] 3GPP, "3GPP TS25.221", 3GPP, 2005.
- [3] 3GPP, "3GPP TS25.222", 3GPP, 2005.
- [4] 3GPP, "3GPP TS25.223", 3GPP, 2005.
- [5] 3GPP, "3GPP TS25.224", 3GPP, 2005.
- [6] John G.Proakis, *Digital Communications* 4<sup>th</sup>Edition., McGraw-Hill, 2001.
- [7] L. HANZO, M. MÜNSTER, B. J. CHOI and T. KELLER, OFDM and MC-CDMA for Broadband Multi-User Communications, WLANs and Broadcasting, John Wiley & Sons Ltd., 2003.
- [8] Richard Van Nee, Ramjee Prasad, OFDM for Wireless Multimedia Communications, Artech House Publishers, 2000.
- [9] S. Choi and D. Shim, "A novel adaptive beamforming algorithm for a smart antenna system in a CDMA mobile communication environment", IEEE Trans. Vehicular Technology, vol. 49, no. 5, pp. 1793-1806, Sep. 2000,
- [10] Yi-Pin Eric Wang, R. Ramesh, "To Bite or Not to Bite A Study of Tail Bits versus Tail-Biting", Personal, Indoor and Mobile Radio Communications, 1996. PIMRC'96., Seventh IEEE International Symposium on Volume 2, Page(s):317– 321, 15-18 Oct. 1996.